```
stone@ubuntu: ~/System_Verilog_Udemy/3_OOP/11_Cop... Q =
                                                                                                                                                                                                                                                                                                 Parsing design file 'copying_object.sv'
Top Level Modules:
 1 class first;
              int data;
                                                                                                                                                                                                                                                                                                 tb
No TimeScale specified
                                                                                                                                                                                                                                                                                               No TimeScale specified
Starting vcs inline pass...
1 module and 0 UDP read.
recompiling module tb
rm -f _csrc*.so pre_vcsobj_*.so share_vcsobj_*.so
if [ -x ../simv ]; then chmod -x ../simv; fi
g++ -o ../simv -no-pie -Wl, --no-as-needed -Wl, --rpath-link=./ -Wl, --rpath='$ORIGIN'/simv.daidir
r -Wl, --rpath=_/simv.daidir/ -Wl, --no-as-needed -rdynamic -Wl, --rpath=/usr/stone/software/vcs2
018/vcs/0-2018.09-5P2/linux64/lib -L/usr/stone/software/vcs2018/vcs/0-2018.09-SP2/linux64/lib -loss/software/vcs2018/vcs/0-2018.09-SP2/linux64/lib -loss/software/vcs2018/vcs/0-2018.09-SP2/linux64/lib -loss/software/vcs2018/vcs/0-2018.09-SP2/linux64/lib -loss-lvcsnew -lsimprofile -luclinative /usr/stone/software/vcs2018/vcs/0-2018.09-SP2/linux64/lib/vc
stls.o -Wl, -whole-archive -lvcsucli -Wl, -no-whole-archive _vcs_pli_stub_.o /usr/stone/software/vcs2018/vcs/0-2018.09-SP2/linux64/lib/vc
stls.o -Wl, -whole-archive -lvcsucli -Wl, -no-whole-archive _vcs_pli_stub_.o /usr/stone/software/vcs2018.09-SP2/share/PLI/VCS/LINUX64/lib/vcs_save_restore_new.o /usr/stone/software/verdi/
verdi/Verdi_0-2018.09-SP2/share/PLI/VCS/LINUX64/pli.a -ldl -lc -lm -lpthread -ldl
../simv up to date
     module tb:
               first f1;
first p1;
             initial begin
f1 = new(); //생성자
                     p1 = new f1; // f1객체의 데이터멤버를 p1 으로 복사
                        $display ("Value of data member : %0d", p1.data);
                                                                                                                                                                                                                                                                                                verd1/Verd1.0-2018.09-312/Share(.2.)
//simv up to date
CPU time: .137 seconds to compile + .114 seconds to elab + .185 seconds to link
Verd1 KDB elaboration done and the database successfully generated: 0 error(s), 0 warning(s)
stone@ubuntu:-/System_Verilog_Udemy/3_00P/11_Copying_Object$ ./simv
    endmodule
                                                                                                                                                                                                                                                                                                 Stonegubuntu:-/system_veritog_udemy/s_OUP/ii_Copying_udects_./simv
Chronologic VCS simulator copyright 1991-2018
Contains Synopsys proprietary information.
Compiler version 0-2018.09-SP2_Full64; Runtime version 0-2018.09-SP2_Full64; Aug 26 02:04 2023
Value of data member: 24

VCS Simulation Report
                                                                                                                                                                                                                                                                                               Time: 0 .130 seconds; Data structure 312.
CPU Time: 0 .130 seconds; Data structure 312.
Sat Aug 26 02:04:40 2023
stone@ubuntu:~/System_Verilog_Udemy/3_00P/11_Copying_Object$ []
                                                                                                                                                                                                                                                                                                                                                                                                                      Data structure size: 0.0Mb
```

